



1.1A, Low Noise, Low Dropout Linear Regulator

The LT®1965 is a low noise, low dropout linear regulator.

The device supplies 1.1A of output current with a 290mV

typical dropout voltage. Operating guiescent current is

500 $\mu$ A, reducing to <1 $\mu$ A in shutdown. Quiescent current

is well controlled; it does not rise in dropout as with many

other regulators. The LT1965 regulator has very low out-

put noise which makes it ideal for sensitive RF and DSP

Output voltage ranges from 1.20V to 19.5V. The LT1965

regulator is stable with output capacitors as low as 10µF.

Internal protection circuitry includes reverse battery pro-

DESCRIPTION

supply applications.

#### **FEATURES**

- Output Current: 1.1A
- **Dropout Voltage: 290mV**
- Low Noise: 40µV<sub>RMS</sub> (10Hz to 100kHz)
- **500µA Quiescent Current**
- Wide Input Voltage Range: 1.8V to 20V
- No Protection Diodes Needed
- Controlled Quiescent Current in Dropout
- Adjustable Output from 1.20V to 19.5V
- < 1µA Quiescent Current in Shutdown
- Stable with 10µF Output Capacitor
- Stable with Ceramic. Tantalum or Aluminum **Electrolytic Capacitors**
- **Reverse Battery Protection**
- No Reverse Current
- Current Limit with Foldback Protection
- Thermal Limiting
- 5-Lead TO-220, DD-PAK, Thermally Enhanced 8-Lead MSOP and 8-Lead 3mm × 3mm DFN Packages

#### APPLICATIONS

- Logic Power Supplies
- Post Regulator for Switching Supplies
- Low Noise Instrumentation

#### TYPICAL APPLICATION



3.3V to 2.5V Regulator



7, LT, LTC and LTM are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners



#### **Dropout Voltage**



## **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

| IN Pin Voltage                                | ±22V |
|-----------------------------------------------|------|
| OUT Pin Voltage                               |      |
| Input to Output Differential Voltage (Note 2) | ±22V |
| ADJ Pin Voltage                               | ±9V  |
| SHDN Pin Voltage                              | ±22V |
| Output Short-Circuit Duration                 |      |

Operating Junction Temperature Range (E, I Grade) (Notes 2, 13).....-40°C to 125°C Storage Temperature Range.....-65°C to 150°C Lead Temperature (Soldering, 10 sec) (Only for MSOP, TO-220, DD-PAK Packages)... 300°C



### PIN CONFIGURATION

## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL     | PART MARKING* | PACKAGE DESCRIPTION            | TEMPERATURE RANGE |
|------------------|-------------------|---------------|--------------------------------|-------------------|
| LT1965EDD#PBF    | LT1965EDD#TRPBF   | LCXW          | 8-Lead (3mm × 3mm) Plastic DFN | -40°C to 125°C    |
| LT1965EMS8E#PBF  | LT1965EMS8E#TRPBF | LTCXX         | 8-Lead Plastic MSOP            | -40°C to 125°C    |
| LT1965EQ#PBF     | LT1965EQ#TRPBF    | LT1965Q       | 5-Lead Plastic DD-PAK          | -40°C to 125°C    |
| LT1965ET#PBF     | LT1965ET#TRPBF    | LT1965T       | 5-Lead Plastic TO-220          | -40°C to 125°C    |
| LT1965IDD#PBF    | LT1965IDD#TRPBF   | LCXW          | 8-Lead (3mm × 3mm) Plastic DFN | -40°C to 125°C    |
| LT1965IMS8E#PBF  | LT1965IMS8E#TRPBF | LTCXX         | 8-Lead Plastic MSOP            | -40°C to 125°C    |
| LT1965IQ#PBF     | LT1965IQ#TRPBF    | LT1965Q       | 5-Lead Plastic DD-PAK          | -40°C to 125°C    |
| LT1965IT#PBF     | LT1965IT#TRPBF    | LT1965T       | 5-Lead Plastic TO-220          | -40°C to 125°C    |

Consult LTC Marketing for parts specified with wider operating temperature ranges. \*Temperature grades are identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/ For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/



# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. (Note 3)

| PARAMETER                                                           | PARAMETER CONDITIONS                                                                              |   |                |                                | MAX                           | UNITS                      |
|---------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---|----------------|--------------------------------|-------------------------------|----------------------------|
| Minimum Input Voltage (Notes 4, 12)                                 | linimum Input Voltage (Notes 4, 12) $I_{LOAD} = 0.5A$<br>$I_{LOAD} = 1.1A$                        |   |                | 1.65<br>1.8                    | 2.3                           | V<br>V                     |
| ADJ Pin Voltage (Notes 4, 5)                                        | $V_{IN} = 2.1V$ , $I_{LOAD} = 1mA$<br>2.3V < $V_{IN}$ < 20V, 1mA < $I_{LOAD}$ < 1.1A              | • | 1.182<br>1.164 | 1.20<br>1.20                   | 1.218<br>1.236                | V<br>V                     |
| Line Regulation (Note 4)                                            | $\Delta V_{IN}$ = 2.1V to 20V, I <sub>LOAD</sub> = 1mA                                            | • |                | 3                              | 8                             | mV                         |
| Load Regulation                                                     | $V_{IN}$ = 2.3V, $\Delta I_{LOAD}$ = 1mA to 1.1A $V_{IN}$ = 2.3V, $\Delta I_{LOAD}$ = 1mA to 1.1A | • |                | 4.25                           | 8<br>16                       | mV<br>mV                   |
| Dropout Voltage<br>VIN = VOUT(NOMINAL)                              | I <sub>LOAD</sub> = 1mA<br>I <sub>LOAD</sub> = 1mA                                                | • |                | 0.05                           | 0.08<br>0.14                  | V<br>V                     |
| (Notes 6, 7, 12)                                                    | I <sub>LOAD</sub> = 100mA<br>I <sub>LOAD</sub> = 100mA                                            | • |                | 0.10                           | 0.175<br>0.28                 | V<br>V                     |
|                                                                     | I <sub>LOAD</sub> = 500mA<br>I <sub>LOAD</sub> = 500mA                                            | • |                | 0.19                           | 0.25<br>0.36                  | V<br>V                     |
|                                                                     | $I_{LOAD} = 1.1A$<br>$I_{LOAD} = 1.1A$                                                            | • |                | 0.29                           | 0.36<br>0.49                  | V<br>V                     |
| GND Pin Current<br>$V_{IN} = V_{OUT(NOMINAL)} + 1V$<br>(Notes 6, 8) | $= V_{OUT(NOMINAL)} + 1V$ $I_{LOAD} = 1mA$                                                        |   |                | 0.5<br>0.6<br>2.2<br>8.2<br>21 | 1.1<br>1.5<br>5.5<br>20<br>40 | mA<br>mA<br>mA<br>mA<br>mA |
| Output Voltage Noise                                                | $C_{OUT} = 10\mu$ F, $I_{LOAD} = 1.1$ A, BW = 10Hz to 100kHz                                      |   |                | 40                             |                               | μV <sub>RMS</sub>          |
| ADJ Pin Bias Current (Notes 4, 9)                                   |                                                                                                   |   |                | 1.3                            | 4.5                           | μA                         |
| Shutdown Threshold                                                  | tdown Threshold $V_{OUT} = Off \text{ to } On V_{OUT} = On \text{ to } Off$                       |   | 0.2            | 0.85<br>0.45                   | 2                             | V<br>V                     |
| SHDN Pin Current (Note 10)                                          | HDN Pin Current (Note 10) VSHDN = 0V   VSHDN = 20V                                                |   |                | 0.01<br>5.5                    | 1<br>10                       | μΑ<br>μΑ                   |
| Quiescent Current in Shutdown                                       | $V_{IN} = 6V, V_{\overline{SHDN}} = 0V$                                                           |   |                | 0.01                           | 1                             | μA                         |
| Ripple Rejection                                                    | $V_{IN} - V_{OUT} = 1.5V (AVG), V_{RIPPLE} = 0.5V_{P-P}, f_{RIPPLE} = 120Hz, I_{LOAD} = 0.75A$    |   | 57             | 75                             |                               | dB                         |
| Current Limit                                                       | $V_{IN} = 7V, V_{OUT} = 0$<br>$V_{IN} = V_{OUT(NOMINAL)} + 1V, \Delta V_{OUT} = -0.1V$ (Note 6)   | • | 1.2            | 2                              |                               | A<br>A                     |
| Input Reverse Leakage Current                                       | $V_{IN} = -20V, V_{OUT} = 0$                                                                      |   |                |                                | 1                             | mA                         |
| Reverse Output Current (Note 11)                                    | V <sub>OUT</sub> = 1.2V, V <sub>IN</sub> < 1.2V (Note 4)                                          |   |                | 175                            | 400                           | μA                         |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

**Note 2:** Absolute maximum input to output differential voltage is not achievable with all combinations of rated IN pin and OUT pin voltages. With the IN pin at 22V, the OUT pin may not be pulled below 0V. The total measured voltage from IN to OUT must not exceed ±22V.

**Note 3:** The LT1965 is tested and specified under pulse load conditions such that  $T_J \cong T_A$ . The LT1965E is 100% tested at  $T_A = 25^{\circ}$ C. Performance at -40°C and 125°C is assured by design, characterization, and correlation with statistical process controls. The LT1965I is guaranteed over the full -40°C to 125°C operating junction temperature range.

**Note 4:** The LT1965 is tested and specified for these conditions with the ADJ connected to the OUT pin.

**Note 5:** Maximum junction temperature limits operating conditions. The regulated output voltage specification does not apply for all possible combinations of input voltage and output current. Limit the output current range if operating at the maximum input voltage. Limit the input-to-output voltage differential if operating at the maximum output current.

**Note 6:** To satisfy minimum input voltage requirements, the LT1965 is tested and specified for these conditions with an external resistor divider (bottom 4.02k, top 4.32k) for an output voltage of 2.5V. The external resistor divider adds  $300\mu$ A of output DC load current.

**Note 7:** Dropout voltage is the minimum input-to-output voltage differential needed to maintain regulation at a specified output current. In dropout, the output voltage equals:  $(V_{IN} - V_{DROPOUT})$ 

**Note 8:** GND pin current is tested with  $V_{IN} = V_{OUT(NOMINAL)} + 1V$  and a current source load. GND pin current increases slightly in dropout. See GND pin current curves in the Typical Performance Characteristics section.

## **ELECTRICAL CHARACTERISTICS**

**Note 9:** ADJ pin bias current flows into the ADJ pin. **Note 10:** SHDN pin current flows into the SHDN pin.

**Note 11:** Reverse output current is tested with the IN pin grounded and the OUT pin forced to the rated output voltage. This current flows into the OUT pin and out of the GND pin.

**Note 12:** For the LT1965, the minimum input voltage specification limits the dropout voltage under some output voltage/load conditions.

**Note 13:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed 125°C when overtemperature is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.

### **TYPICAL PERFORMANCE CHARACTERISTICS**







#### **Quiescent Current**





1965 G05

#### Quiescent Current





#### **TYPICAL PERFORMANCE CHARACTERISTICS**





## **TYPICAL PERFORMANCE CHARACTERISTICS**





### TYPICAL PERFORMANCE CHARACTERISTICS



#### PIN FUNCTIONS (DFN/MSOP/DD-PAK/TO-220)

**OUT (Pins 1, 2 / 1, 2 / 4 / 4):** Output. This pin supplies power to the load. Use a minimum output capacitor of  $10\mu$ F to prevent oscillations. Large load transient applications require larger output capacitors to limit peak voltage transients. See the Applications Information section for more information on output capacitance and reverse output characteristics.

**ADJ (Pins 3 / 3 / 5 / 5):** Adjust. This pin is the input to the error amplifier. It has a typical bias current of  $1.3\mu$ A that flows into the pin. The ADJ pin voltage is 1.20V referenced to ground.

**GND (Pins 4, 5 / 4, 5 / 3 / 3):** Ground. For the adjustable LT1965, connect the bottom of the resistor divider, setting output voltage, directly to GND for optimum regulation.

**SHDN** (Pin 6 / 6 / 1 / 1): Shutdown. Pulling the SHDN pin low puts the LT1965 into a low power state and turns the output off. Drive the SHDN pin with either logic or an open collector/drain with a pull-up resistor. The resistor supplies the pull-up current to the open collector/drain logic, normally several microamperes and the SHDN pin current, typically less than 6 $\mu$ A. If unused, connect the SHDN pin to V<sub>IN</sub>. The LT1965 will be in its low power shutdown state if the SHDN pin is not connected. The SHDN pin cannot be driven below GND unless it is tied to the IN pin. If the SHDN pin is driven below GND while IN is powered, the output will turn on. SHDN pin logic cannot be referenced to a negative supply rail.

**IN (Pins 7, 8/7, 8/2/2):** Input. This pin supplies power to the device. The LT1965 requires a bypass capacitor at IN if located more than six inches from the main input filter capacitor. Include a bypass capacitor in battery-powered circuits as a battery's output impedance generally rises with frequency. A bypass capacitor in the range of  $1\mu$ F to  $10\mu$ F suffices. The LT1965's design withstands reverse voltages on the IN pin with respect to ground and the OUT pin. In the case of a reversed input, which occurs if a battery is plugged in backwards, the LT1965 behaves as if a diode is in series with its input. No reverse current flows into the LT1965 and no reverse voltage appears at the load. The device protects itself and the load.

**Exposed Pad (Pin 9 / 9, DFN and MSOP Packages Only):** Ground. Tie this pin directly to Pins 4 and 5 and the PCB ground. This pin provides enhanced thermal performance with its connection to the PCB ground. See the Applications Information section for thermal considerations and calculating junction temperature.



The LT1965 is a 1.1A low dropout regulator with shutdown. The device is capable of supplying 1.1A at a typical dropout voltage of 290mV. The low operating quiescent current (500µA) drops to less than 1µA in shutdown. In addition to its low quiescent current, the LT1965 regulator incorporates several protection features that make it ideal for use in battery-powered systems. The device protects itself against both reverse input and reverse output voltages. In battery backup applications, if a backup battery holds up the output when the input is pulled to ground, the LT1965 performs like it has a diode in series with its output, preventing reverse current flow. Also, in dual supply applications where the regulator load is returned to a negative supply, the output can be pulled below ground by as much as 20V. The LT1965 still starts and operates normally in this situation.

#### **Adjustable Operation**

The LT1965 has an output voltage range of 1.20V to 20V. Figure 1 illustrates that the ratio of two external resistors sets the output voltage. The device servos the output to maintain the ADJ pin voltage at 1.20V referenced to ground. R1's current equals 1.20V/R1. R2's current equals R1's current plus the ADJ pin bias current. The ADJ pin bias current, 1.3 $\mu$ A at 25°C, flows through R2 into the ADJ pin. Use the formula in Figure 1 to calculate output voltage. Linear Technology recommends that R1's value be less than 12.1k to minimize output voltage errors due to the ADJ pin bias current. In shutdown, the output turns off and the divider current is zero. For curves depicting ADJ Pin Voltage vs Temperature and ADJ Pin Bias Current vs Temperature, see the Typical Performance Characteristics section.



Figure 1. Adjustable Operation

The adjustable device is tested and specified with the ADJ pin tied to the OUT pin for an output voltage of 1.20V. Specifications for output voltages greater than 1.20V are proportional to the ratio of the desired output voltage to 1.20V:  $V_{OUT}/1.20V$ . For example, load regulation for an output current change of 1mA to 1.1A is typically –4.25mV at  $V_{OUT}$  = 1.20V. At  $V_{OUT}$  = 5V, load regulation is:

$$\frac{5V}{1.20V} \bullet -4.25mV = -17.71mV$$

#### **Output Capacitance**

The LT1965's design is stable with a wide range of output capacitors. The ESR of the output capacitor affects stability, most notably with small capacitors. A minimum output capacitor of 10µF with an ESR of  $3\Omega$  or less is recommended to prevent oscillations. The LT1965 is a low quiescent current device and output load transient response is a function of output capacitance. Larger values of output capacitance decrease the peak deviations and provide improved transient response for larger current changes.

Ceramic capacitors require extra consideration. Manufacturers make ceramic capacitors with a variety of dielectrics, each with different behavior across temperature and applied voltage. The most common dielectrics used are specified with EIA temperature characteristic codes of Z5U, Y5V, X5R and X7R. The Z5U and Y5V dielectrics provide high C-V products in a small package at low cost, but exhibit strong voltage and temperature coefficients as shown in Figures 2 and 3. When used with a 5V regulator, a 16V 10µF Y5V capacitor can exhibit an effective value as low as 1µF to 2µF for the DC bias applied and over the operating temperature range. The X5R and X7R dielectrics yield much more stable characteristics and are more suitable for use as the output capacitor. The X7R type works over a wider temperature range and has better temperature stability whereas X5R is less expensive and is available in higher values. Care still must be exercised when using X5R and X7R capacitors; the X5R and X7R codes only specify operating temperature range and maximum capacitance change over temperature. Capacitance change due to DC bias with X5R and X7R capacitors is better than Y5V and Z5U capacitors, but can still be significant enough to drop 1965f



capacitor values below appropriate levels. Capacitor DC bias characteristics tend to improve as component case size increases, but expected capacitance at operating voltages should be verified.

Voltage and temperature coefficients are not the only sources of problems. Some ceramic capacitors have a piezoelectric response. A piezoelectric device generates voltage across its terminals due to mechanical stress, similar to the way a piezoelectric accelerometer or microphone works. For a ceramic capacitor, the stress can be induced by vibrations in the system or thermal transients. The resulting voltages produced can cause appreciable amounts of noise. A ceramic capacitor produced the trace in Figure 4 in response to light tapping from a pencil. Similar vibration induced behavior can masquerade as increased output voltage noise.

#### **Overload Recovery**

Like many IC power regulators, the LT1965 has safe operating area protection. The safe area protection decreases current limit as input-to-output voltage increases and keeps the power transistor inside a safe operating region for all values of input-to-output voltage. The protective design provides some output current at all values of input-tooutput voltage up to the device breakdown.

When power is first applied, as input voltage rises, the output follows the input, allowing the regulator to start up into very heavy loads. During start-up, as the input voltage is rising, the input-to-output voltage differential is small, allowing the regulator to supply large output currents. With a high input voltage, a problem can occur wherein removal of an output short will not allow the output to recover.



Figure 2. Ceramic Capacitor DC Bias Characteristics



Figure 3. Ceramic Capacitor Temperature Characteristics



Figure 4. Noise Resulting from Tapping on a Ceramic Capacitor





Other regulators, such as the LT1083/LT1084/LT1085 family, also exhibit this phenomenon, so it is not unique to the LT1965.

The problem occurs with a heavy output load when the input voltage is high and the output voltage is low. Common situations include immediately after the removal of a short-circuit or if the shutdown pin is pulled high after the input voltage has already been turned on. The load line for such a load may intersect the output current curve at two points. If this happens, there are two stable output operating points for the regulator. With this double intersection, the input power supply may need to be cycled down to zero and brought up again to make the output recover.

#### Output Voltage Noise

The LT1965 regulator's design provides low output voltage noise over the 10Hz to 100kHz bandwidth while operating at full load. Output voltage noise is approximately  $80nV/\sqrt{Hz}$  over this frequency bandwidth for the LT1965. For higher output voltages (generated by using a resistor divider), the output voltage noise gains up accordingly.

Higher values of output voltage noise may be measured if care is not exercised with regard to circuit layout and testing. Crosstalk from nearby traces can induce unwanted noise onto the LT1965's output. Power supply ripple rejection must also be considered; the LT1965 regulator does not have unlimited power supply rejection and will pass a small portion of the input noise through to the output.

#### **Thermal Considerations**

The LT1965's maximum rated junction temperature of 125°C limits its power handling capability. Two components comprise the power dissipated by the device:

- 1. Output current multiplied by the input/output voltage differential:  $I_{OUT} \bullet (V_{IN} V_{OUT}),$  and
- 2. GND pin current multiplied by the input voltage:  $I_{GND} \bullet V_{IN}$

GND pin current is determined using the GND Pin Current curves in the Typical Performance Characteristics section. Power dissipation equals the sum of the two components listed.

The LT1965 regulator has internal thermal limiting that protects the device during overload conditions. For continuous normal conditions, do not exceed the maximum junction temperature rating of 125°C. Carefully consider all sources of thermal resistance from junction to ambient including other heat sources mounted in proximity to the LT1965.

The underside of the LT1965 DFN package has exposed metal (4mm<sup>2</sup>) from the lead frame to the die attachment. The underside of the LT1965 MSOP package also has exposed metal (2mm<sup>2</sup>). Both packages allow heat to directly transfer from the die junction to the printed circuit board metal to control maximum operating junction temperature. The dual-in-line pin arrangement allows metal to extend beyond the ends of the package on the topside (component side) of a PCB. Connect this metal to GND on the PCB. The multiple IN and OUT pins of the LT1965 also assist in spreading heat to the PCB.

For surface mount devices, heat sinking is accomplished by using the heat spreading capabilities of the PC board and its copper traces. Copper board stiffeners and plated through-holes can also be used to spread the heat generated by power devices.



The following tables list thermal resistance for several different board sizes and copper areas. All measurements were taken in still air on 1/16" FR-4 board with one ounce copper.

| Copper Area         |                     |                     | Thermal Resistance    |
|---------------------|---------------------|---------------------|-----------------------|
| Topside*            | Backside            | Board Area          | (Junction-to-Ambient) |
| 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 60°C/W                |
| 1000mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 62°C/W                |
| 225mm <sup>2</sup>  | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 65°C/W                |
| 100mm <sup>2</sup>  | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 68°C/W                |
| 50mm <sup>2</sup>   | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 70°C/W                |

\*Device is mounted on topside

Table 2. Measured Thermal Resistance for MSOP Package

| Copper Area         |                     |                     | Thermal Resistance    |
|---------------------|---------------------|---------------------|-----------------------|
| Topside*            | Backside            | Board Area          | (Junction-to-Ambient) |
| 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 55°C/W                |
| 1000mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 57°C/W                |
| 225mm <sup>2</sup>  | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 60°C/W                |
| 100mm <sup>2</sup>  | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 65°C/W                |
| 50mm <sup>2</sup>   | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 68°C/W                |

\*Device is mounted on topside

| Coppe<br>Topside*   | r Area<br>Backside  | Board Area          | Thermal Resistance<br>(Junction-to-Ambient) |
|---------------------|---------------------|---------------------|---------------------------------------------|
| 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 25°C/W                                      |
| 1000mm <sup>2</sup> | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 30°C/W                                      |
| 125mm <sup>2</sup>  | 2500mm <sup>2</sup> | 2500mm <sup>2</sup> | 35°C/W                                      |

\*Device is mounted on topside

#### Measured Thermal Resistance for TO-220 Package

Thermal Resistance (Junction-to-Case) = 3°C/W

#### **Calculating Junction Temperature**

Example: Given an output voltage of 2.5V, an input voltage range of  $3.3V \pm 5\%$ , an output current range of 0mA to 500mA and a maximum ambient temperature of 85°C, what will the maximum junction temperature be?

The power dissipated by the device equals:

 $I_{OUT(MAX)} \bullet (V_{IN(MAX)} - V_{OUT}) + I_{GND} \bullet V_{IN(MAX)}$ 

where:

 $I_{OUT(MAX)} = 500 \text{mA}$ 

 $V_{IN(MAX)} = 3.465V$ 

I<sub>GND</sub> at (I<sub>OUT</sub> = 500mA, V<sub>IN</sub> = 3.465V) = 8.2mA

S0,

P = 500mA(3.465V - 2.5V) + 8.2mA(3.465V) = 0.511W

Using a DFN package, the thermal resistance will be in the range of 60°C/W to 70°C/W depending on the copper area. So the junction temperature rise above ambient approximately equals:

0.511W • 65°C/W = 33.22°C

The maximum junction temperature equals the maximum ambient temperature plus the maximum junction temperature rise above ambient or:

T<sub>JMAX</sub> = 85°C + 33.22°C = 118.22°C



#### **Protection Features**

The LT1965 incorporates several protection features that make it ideal for use in battery-powered circuits. In addition to the normal protection features associated with monolithic regulators, such as current limiting and thermal limiting, the device also protects against reverse input voltages, reverse output voltages and reverse output-to-input voltages.

Current limit protection and thermal overload protection protect the device against current overload conditions at its output. For normal operation, do not exceed the maximum rated junction temperature of 125°C.

The input of the device withstands reverse voltages of 22V. The LT1965 limits current flow to less than 1mA (typically less than 200 $\mu$ A) and no negative voltage appears at the output. The device protects both itself and the load against batteries that are plugged in backwards.

The LT1965 incurs no damage if its output is pulled below ground. If the input is left open circuit or grounded, the output can be pulled below ground by 22V. For the adjustable version, the output acts like an open circuit and no current flows from the output. However, current flows in (but is limited by) the resistor divider that sets the output voltage. If the input is powered by a voltage source, the output sources current equal to its current limit capability and the LT1965 protects itself by thermal limiting. In this case, grounding the SHDN pin turns off the device and stops the output from sourcing current. The LT1965 incurs no damage if the ADJ pin is pulled above or below ground by 9V. If the input is left open circuit or grounded, the ADJ pin performs like an open circuit when pulled below ground and like a large resistor (typically 5k up to 3V on the ADJ pin and then 1.5k up to 9V) in series with a diode when pulled above ground.

In situations where the ADJ pin connects to a resistor divider that would pull the ADJ pin above its 9V clamp voltage if the output is pulled high, the ADJ pin input current must be limited to less than 5mA. For example, a resistor divider is used to provide a regulated 1.5V output from the 1.20V reference when the output is forced to 20V. The top resistor of the resistor divider must be chosen to limit the current into the ADJ pin to less than 5mA when the ADJ pin is at 9V. The 11V difference between the OUT and ADJ pins divided by the 5mA maximum current into the ADJ pin yields a minimum top resistor value of 2.2k.

In circuits where a backup battery is required, several different input/output conditions can occur. The output voltage may be held up while the input is either pulled to ground, pulled to some intermediate voltage, or is left open circuit. Current flow back into the output follows the curve shown in Figure 5.

If the LT1965's IN pin is forced below the OUT pin or the OUT pin is pulled above the IN pin, input current typically drops to less than  $2\mu$ A. This occurs if the LT1965 input is connected to a discharged (low voltage) battery and either a backup battery or a second regulator holds up the output. The state of the SHDN pin has no effect on the reverse output current if the output is pulled above the input.



Figure 5. Reverse Output Current



### TYPICAL APPLICATIONS



Paralleling of Regulators for Higher Output Current



### PACKAGE DESCRIPTION



**DD Package** 

NOTE:

1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE M0-229 VARIATION OF (WEED-1)

2. DRAWING NOT TO SCALE

3. ALL DIMENSIONS ARE IN MILLIMETERS

 DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE  5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON TOP AND BOTTOM OF PACKAGE

#### MS8E Package 8-Lead Plastic MSOP (Reference LTC DWG # 05-08-1662)



3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE

TECHNOLOGY

#### PACKAGE DESCRIPTION



Q Package 5-Lead Plastic DD Pak

Information furnished by Linear Technology Corporation is believed to be accurate and reliable. However, no responsibility is assumed for its use. Linear Technology Corporation makes no representation that the interconnection of its circuits as described herein will not infringe on existing patent rights.

.028 – .038 (0.711 - 0.965)  $\frac{.135 - .165}{(3.429 - 4.191)}$ 

\* MEASURED AT THE SEATING PLANE

T5 (T0-220) 08

### TYPICAL APPLICATION

#### **Adjustable Current Source**



### **RELATED PARTS**

| PART NUMBER    | DESCRIPTION                                                              | COMMENTS                                                                                                                                                                                                            |  |
|----------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| LT1129         | 700mA, Micropower, LDO                                                   | V <sub>IN</sub> : 4.2V to 30V, V <sub>OUT(MIN)</sub> = 3.8V, V <sub>DO</sub> = 0.40V, I <sub>Q</sub> = 50µA, I <sub>SD</sub> = 16µA;<br>DD, SOT-223, S8, TO220-5 and TSSOP20 Packages                               |  |
| LT1761         | 100mA, Low Noise Micropower, LDO                                         | $V_{IN}$ : 1.8V to 20V, $V_{OUT(MIN)}$ = 1.22V, $V_{D0}$ = 0.30V, $I_Q$ = 20µA, $I_{SD}$ = < 1µA, Low Noise < 20µV <sub>RMS</sub> , Stable with 1µF Ceramic Capacitors, ThinSOT <sup>™</sup> Package                |  |
| LT1762         | 150mA, Low Noise Micropower, LDO                                         | $V_{IN}$ : 1.8V to 20V, $V_{OUT(MIN)}$ = 1.22V, $V_{D0}$ = 0.30V, $I_Q$ = 25µA, $I_{SD}$ = < 1µA, Low Noise < 20µV_RMS, MS8 Package                                                                                 |  |
| LT1763         | 500mA, Low Noise Micropower, LDO                                         | $V_{IN}$ : 1.8V to 20V, $V_{OUT(MIN)}$ = 1.22V, $V_{D0}$ = 0.30V, $I_Q$ = 30µA, $I_{SD}$ = < 1µA, Low Noise < 20µV_{RMS}, S8 Package                                                                                |  |
| LT1764/LT1764A | 3A, Low Noise, Fast Transient Response,<br>LDO                           | $V_{IN}$ : 2.7V to 20V, $V_{OUT(MIN)}$ = 1.21V, $V_{DO}$ = 0.34V, $I_Q$ = 1mA, $I_{SD}$ = < 1µA, Low Noise < 40µV_{RMS}, "A" Version Stable with Ceramic Capacitors, DD and TO220-5 Packages                        |  |
| LTC1844        | 150mA, Very Low Drop-Out LDO                                             | $V_{IN}$ : 1.6V to 6.5V, $V_{OUT(MIN)}$ = 1.25V, $V_{DO}$ = 0.08V, $I_Q$ = 35µA, $I_{SD}$ = < 1µA, Low Noise < 60µV <sub>RMS</sub> , ThinSOT <sup>TM</sup> Package                                                  |  |
| LT1962         | 300mA, Low Noise Micropower, LDO                                         | $V_{IN}$ : 1.8V to 20V, $V_{OUT(MIN)}$ = 1.22V, $V_{D0}$ = 0.27V, $I_Q$ = 30µA, $I_{SD}$ = < 1µA, Low Noise < 20µV_{RMS}, MS8 Package                                                                               |  |
| LT1963/LT1963A | 1.5A, Low Noise, Fast Transient Response,<br>LDO                         | $V_{IN}$ : 2.1V to 20V, $V_{OUT(MIN)}$ = 1.21V, $V_{DO}$ = 0.34V, $I_Q$ = 1mA, $I_{SD}$ = < 1µA, Low Noise < 40µV <sub>RMS</sub> , "A" Version Stable with Ceramic Capacitors; DD, TO220-5, SOT-223 and S8 Packages |  |
| LT3020         | 100mA, Low Voltage $V_{DO}$ , $V_{IN(MIN)} = 0.9V$ , LDO                 | $V_{IN}\!\!:$ 0.9V to 10V, $V_{OUT(MIN)}$ = 0.20V, $V_{DO}$ = 0.15V, $I_Q$ = 120µA, $I_{SD}$ = 3µA, DFN and MS8 Packages                                                                                            |  |
| LT3021         | 500mA, Low Voltage V <sub>DO</sub> , V <sub>IN(MIN)</sub> = 0.9V,<br>LDO | $V_{IN}\!\!:$ 0.9V to 10V, $V_{OUT(MIN)}$ = 0.20V, $V_{D0}$ = 0.16V, $I_Q$ = 120µA, $I_{SD}$ = 3µA, DFN and S8 Packages                                                                                             |  |
| LT3023         | Dual, 2x 100mA, Low Noise Micropower,<br>LDO                             | ower, $V_{\text{IN}}$ : 1.8V to 20V, $V_{\text{OUT}(\text{MIN})}$ = 1.22V, $V_{\text{DO}}$ = 0.30V, $I_{\text{Q}}$ = 40µA, $I_{\text{SD}}$ = < 1µA, DFN ar MS10 Packages                                            |  |
| LT3024         | Dual, 100mA/500mA, Low Noise<br>Micropower, LDO                          | $V_{IN}$ : 1.8V to 20V, $V_{OUT(MIN)}$ = 1.22V, $V_{DO}$ = 0.30V, $I_Q$ = 60µA, $I_{SD}$ = < 1µA, DFN at TSSOP Packages                                                                                             |  |
| LT3027         | Dual, 2x 100mA, Low Noise Micropower,<br>LDO with Independent Inputs     | $V_{IN}$ : 1.8V to 20V, $V_{OUT(MIN)}$ = 1.22V, $V_{DO}$ = 0.30V, $I_Q$ = 25µA, $I_{SD}$ = < 1µA, Low Noise < 20µV_{RMS}, DFN and MS10 Packages                                                                     |  |
| LT3028         | Dual, 100mA/500mA, Low Noise<br>Micropower, LDO with Independent Inputs  | $V_{IN}$ : 1.8V to 20V, $V_{OUT(MIN)}$ = 1.22V, $V_{DO}$ = 0.30V, $I_Q$ = 30µA, $I_{SD}$ = < 1µA, Low Noise < 20µV_RMS, DFN and TSSOP Packages                                                                      |  |

ThinSOT is a trademark of Linear Technology Corporation

